## Qualcomm Technologies, Inc.

# Qualcomm<sup>®</sup> Hexagon<sup>™</sup> Standalone Application

**User Guide** 

80-N2040-2286 Rev. AC May 24, 2022

All Qualcomm products mentioned herein are products of Qualcomm Technologies, Inc. and/or its subsidiaries.

Qualcomm and Hexagon are trademarks or registered trademarks of Qualcomm Incorporated. Other product and brand names may be trademarks or registered trademarks of their respective owners.

This technical data may be subject to U.S. and international export, re-export, or transfer ("export") laws. Diversion contrary to U.S. and international law is strictly prohibited.

Qualcomm Technologies, Inc. 5775 Morehouse Drive San Diego, CA 92121 U.S.A.

© 2021-2022 Qualcomm Technologies, Inc. and/or its subsidiaries. All rights reserved.

## Contents

| 1   | Introduction                      | 3  |
|-----|-----------------------------------|----|
| 1 1 | Conventions                       | 3  |
| 1.2 | Technical assistance              | 3  |
|     |                                   |    |
| 2   | Build procedure                   | 4  |
| 2.1 | Runtime system configuration      | 4  |
| 2.2 | L1 and L2 cache attributes        | 4  |
| 2.3 | Parameters                        | 5  |
|     |                                   |    |
| 3   | Runtime support library           | 8  |
| 3.1 | Cache properties                  | 8  |
| 3.2 | Functions and macros              | 10 |
|     | 3.2.1 add_translation()           | 10 |
|     | 3.2.2 add_translation_fixed()     | 11 |
|     | 3.2.3 add_translation_extended()  | 12 |
|     | 3.2.4 thread_create()             | 14 |
|     | 3.2.5 thread_create_extended()    | 15 |
|     | 3.2.6 thread_stop()               | 16 |
|     | 3.2.7 thread_join()               | 16 |
|     | 3.2.8 thread_get_tnum()           | 16 |
|     | 3.2.9 lockMutex()                 | 17 |
|     | 3.2.10 unlockMutex()              | 17 |
|     | 3.2.11 trylockMutex()             |    |
|     | 3.2.12 register_interrupt()       | 19 |
|     | 3.2.13 SIM_ACQUIRE_HVX            | 20 |
|     | 3.2.14 SIM_RELEASE_HVX            | 20 |
|     | 3.2.15 acquire_vector_unit()      | 21 |
|     | 3.2.16 release_vector_unit()      | 21 |
|     | 3.2.17 set_double_vector_mode()   | 22 |
|     | 3.2.18 clear_double_vector_mode() | 22 |
|     | 3.2.19 power_vector_unit()        | 23 |
|     |                                   |    |
| 4   | Example                           |    |
| -   |                                   |    |

## **1** Introduction

This document describes the build procedure, runtime support library, and example program for standalone Qualcomm<sup>®</sup> Hexagon<sup>™</sup> applications that execute on the Hexagon processor.

These standalone applications are software programs that perform specific tasks such as vocoding. There are two types of applications:

- RTOS applications that execute with a real-time operating system
- Standalone applications that execute without operating system support

## **1.1 Conventions**

Computer text, code names, and code samples appear in a different font, for example, printf("Hello world\n").

Button and key names appear in bold font, for example, click Save or press Enter.

The following notation is used to define command syntax:

- Square brackets enclose optional items, for example, [label].
- Bold indicates literal symbols, for example, [comment].
- The vertical bar character, |, indicates a choice of items.
- Parentheses enclose a choice of items for example, (add|del).
- An ellipsis, . . . , follows items that can appear more than once.

## 1.2 Technical assistance

For assistance or clarification on information in this document, submit a case to Qualcomm Technologies, Inc. (QTI) at https://createpoint.qti.qualcomm.com/.

If you do not have access to CreatePoint, register for access or send email to qualcomm.support@qti.qualcomm.com.

## 2 Build procedure

The build procedure for standalone Hexagon processor applications is identical to the build procedure for standard Linux applications. The procedure supports user configuration of the following runtime system properties:

- Stack and heap
- Memory management
- Caches
- ISDB
- TCM

This document does not describe the following runtime environment properties for standalone applications:

- Default IMASK and other register values
- Permissions for non-fixed TLB entries (such as rwx for each 1 MB segment)

NOTE: These properties are currently not user-configurable and are subject to change in future tools releases.

## 2.1 Runtime system configuration

The runtime system for standalone Hexagon processor applications is configurable to support various hardware and software configurations.

The program start address is set with the linker option, --section-start. For example:

hexagon-clang -Xlinker --section-start -Xlinker .start=address hello.c

The -Xlinker compiler option is used to specify that the following argument is passed to the linker as a command option.

## 2.2 L1 and L2 cache attributes

Set L1 and L2 cache attributes at runtime by calling the library function, add\_translation() (Section 3.2.1).

## 2.3 Parameters

The runtime system is configured primarily by passing various parameters to the linker on the compiler command line. In the following example, three parameters (STACK\_SIZE, HEAP\_SIZE, and STACK\_START) are passed to specify the application stack and heap:

```
hexagon-clang -Wl,--defsym,STACK_SIZE=0x10000 -Wl,--defsym,
HEAP_SIZE=0x10000 -Wl,--defsym,
STACK START=global end+HEAP SIZE+STACK SIZE hello.c
```

The -wl compiler option specifies that the following two arguments are passed to the linker as a single option. For example, the first -wl option in the example above specifies the following linker option:

--defsym STACK\_SIZE=0x10000

-Xlinker can also be used to pass parameters to the linker. However, in this case it is less efficient than -wl because it can pass only one symbol at a time.

If you are linking an application directly (for example, by using the hexagon-link command), these parameters can be set directly using the --defsym linker option.

Table 2-1 lists the parameters defined for configuring the runtime system.

- The default parameter values are consistent with developing a standalone application that runs on the Hexagon processor simulator.
- The mode-controlling parameters use nonstandard values. Specifically, the value 1 indicates that a mode or feature is disabled (rather than enabled).

| Parameter   | Description                                                                                                                  | Category    |
|-------------|------------------------------------------------------------------------------------------------------------------------------|-------------|
| STACK_START | Base address of the program stack.                                                                                           | Application |
|             | Default = (end of heap) + (stack size)                                                                                       |             |
| STACK_SIZE  | Maximum stack size.                                                                                                          |             |
|             | Default = 1 MB                                                                                                               |             |
| HEAP_START  | Base address of the program heap.                                                                                            |             |
|             | Default = End of the global data area                                                                                        |             |
| HEAP_SIZE   | Heap size.                                                                                                                   |             |
|             | Default = 64 MB                                                                                                              |             |
| PRE_INIT    | Address of the function that is called before any initialization is performed (if defined).                                  |             |
| POST_EXIT   | Address of the function that is called after the program finishes executing, with no simulator or RTOS present (if defined). |             |

Table 2-1 Runtime system parameters

#### Table 2-1 Runtime system parameters (cont.)

| Parameter           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Category               |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
| ANGEL_SUPPORT       | <ul> <li>Specifies whether support for Angel semi-hosting is enabled.</li> <li>0 – Use default setting</li> <li>1 – Semi-hosting support is disabled</li> <li>2 – Semi-hosting support is enabled (Default)</li> <li>Angel support is valid only if ISDB is secure and in trusted mode (by setting ISDB, SECURE, ELAC and Elactric setting ISDB, SECURE, ELAC and Interview.</li> </ul> | Application<br>(cont.) |
|                     | ISDB_TRUSTED_FLAG).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                        |
| ENABLE_DMT          | <ul> <li>Specifies whether dynamic multi-threading is enabled.</li> <li>0 – Use default setting</li> <li>1 – Multi-threading is disabled</li> <li>2 – Multi-threading is enabled (Default)</li> <li>Valid only for processor version V5 or greater.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Multi-threading        |
| EVENT_VECTOR_BASE   | Event vector table base address (used to set EVB register)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Events                 |
| I_CACHE_ENABLE      | <ul> <li>Specifies whether the instruction cache is enabled.</li> <li>0 – Use default setting</li> <li>1 – Cache is disabled</li> <li>2 – Cache is enabled (Default)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Cache                  |
| I_CACHE_HW_PREFETCH | <ul> <li>Specifies whether hardware instruction cache prefetching is enabled.</li> <li>0 – Use default setting</li> <li>1 – Prefetching is disabled</li> <li>2 – Prefetching is enabled (Default)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                        |
| D_CACHE_ENABLE      | <ul> <li>Specifies whether the data cache is enabled.</li> <li>0 – Use default setting</li> <li>1 – Data cache is disabled</li> <li>2 – Data cache is enabled (Default)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | -                      |
| D_CACHE_HW_PREFETCH | <ul> <li>Specifies whether the hardware data cache is enabled.</li> <li>0 – Use default setting</li> <li>1 – Prefetching is disabled</li> <li>2 – Prefetching is enabled (default)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                        |
| L2_CACHE_SIZE       | <ul> <li>Size of the L2 cache.</li> <li>0 - Target-specific maximum L2 cache (Default).</li> <li>1 - 0 KB L2 cache (all TCM)</li> <li>2 - 64 KB L2 cache</li> <li>3 - 128 KB L2 cache</li> <li>4 - 256 KB L2 cache</li> <li>5 - 512 KB L2 cache</li> <li>6 - 1024 KB L2 cache</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                        |
| L2_PARITY           | <ul> <li>Specifies whether L2 parity is enabled.</li> <li>■ 0 - Parity is disabled (Default)</li> <li>■ 1 - Parity is enabled</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                        |

| Parameter          | Description                                                                                            | Category  |
|--------------------|--------------------------------------------------------------------------------------------------------|-----------|
| L2_WB              | Specifies whether L2 write back is enabled.                                                            | Cache     |
|                    | ■ 0 – Write back is enabled (Default)                                                                  | (cont.)   |
|                    | <ul> <li>1 – Write back is disabled</li> </ul>                                                         |           |
| TCM_BASE_ADDR      | Base address of the TCM memory. This address is processor dependent.                                   |           |
|                    | Valid only if L2/TCM partitioning enabled.                                                             |           |
| ENABLE_TRANSLATION | Specifies whether MMU page table translation is enabled.                                               | TLB       |
|                    | ■ 0 – Use default setting                                                                              |           |
|                    | <ul> <li>1 – Translation is disabled</li> </ul>                                                        |           |
|                    | <ul> <li>2 – Translation is enabled (Default)</li> </ul>                                               |           |
|                    | The MMU handles virtual-to-physical address translation.                                               |           |
| TLB_MAP_TABLE_PTR  | Address of table of the default TLB entries. This address is used to load the TLB entry on a TLB miss. |           |
|                    | Valid only if default TLB miss handler used.                                                           |           |
| ISDB_SECURE_FLAG   | Specifies whether ISDB is secure.                                                                      | Debugging |
|                    | ■ 0 – Use default setting.                                                                             |           |
|                    | ■ 1 – ISDB is not secure (Default)                                                                     |           |
|                    | ■ 2 – ISDB is secure                                                                                   |           |
| ISDB_TRUSTED_FLAG  | Specifies whether ISDB is trusted.                                                                     | -         |
|                    | <ul> <li>0 – Use default setting</li> </ul>                                                            |           |
|                    | ■ 1 – ISDB untrusted mode (Default)                                                                    |           |
|                    | <ul> <li>2 – ISDB trusted mode</li> </ul>                                                              |           |
| ISDB_DEBUG_FLAG    | Specifies whether ISDB debugging is enabled.                                                           | -         |
|                    | ■ 0 – Use default setting                                                                              |           |
|                    | ■ 1 – ISDB debug is off (Default)                                                                      |           |
|                    | ■ 2 – ISDB debug is on                                                                                 |           |
| CORE_DUMP_BASE     | Base address of the core dump (if defined; otherwise use the default location).                        |           |
| ENABLE_PCYCLE      | Specifies whether auto-incrementing of the PCYCLE register is enabled.                                 | Profiling |
|                    | ■ 0 – Use default setting                                                                              |           |
|                    | <ul> <li>1 – Auto-incrementing is disabled</li> </ul>                                                  |           |
|                    | <ul> <li>2 – Auto-incrementing is enabled (Default)</li> </ul>                                         |           |

#### Table 2-1 Runtime system parameters (cont.)

## 3 Runtime support library

The standalone runtime support library supports the following features:

- Memory management
- Multi-threaded programming
- Thread synchronization (using mutexes)
- Interrupt handling
- HVX engine management

The library is accessed by including the library header file, hexagon\_standalone.h. Section 3.2 describes the functions and macros that are defined in the library. For an example program, see Chapter 4.

## 3.1 Cache properties

The address translation functions (Section 3.2.1 through Section 3.2.3) accept a parameter that specifies the following cache properties of a remapped memory page:

- Cached or uncached
- Cache write-back (WB) or write-through (WT)

These properties can be specified for the L1 data and instruction caches, and for the L2 cache.

The following table lists the cache properties and the values used to specify them.

| Value | L1 data cache    | L1 instruction cache | L2 cache                |
|-------|------------------|----------------------|-------------------------|
| 0     | Cached, WB       | Cached               | Uncached                |
| 1     | Cached, WT       | Cached               | Uncached                |
| 2     | Device-type, SFC | Uncached             | Uncached                |
| 3     | Uncached, SFC    | Uncached             | Uncached                |
| 4     | Device-type      | Uncached             | Uncached                |
| 5     | Cached, WT       | Uncached             | Cached, WT              |
| 6     | Uncached         | Uncached             | Uncached                |
| 7     | Cached, WB       | Cached               | Cached, WB <sup>1</sup> |
| 8     | Cached, WB       | Cached               | Cached, WT              |
| 9     | Cached, WT       | Cached               | Cached, WB              |

| Table 3-1 | Cacheability | values |
|-----------|--------------|--------|
|-----------|--------------|--------|

| Value | L1 data cache | L1 instruction cache | L2 cache                    |
|-------|---------------|----------------------|-----------------------------|
| 10    | Cached, WB    | Uncached             | Cached, WB/AUX <sup>2</sup> |
| 11    | Cached, WT    | Uncached             | Cached, WT/AUX              |
| 12    | Reserved      | Reserved             | Reserved                    |
| 13    | Uncached      | Uncached             | Cached, WT                  |
| 14    | reserved      | Reserved             | Reserved                    |
| 15    | Uncached      | Uncached             | Cached, WB                  |

#### Table 3-1 Cacheability values (cont.)

 $^1\;$  If L2\$ supports write-back and WB feature is enabled; otherwise use WT.

<sup>2</sup> Lines will be allocated into Auxiliary partition of L2\$.

The following table lists the cache properties for V67 Small Core (V67t) and the values used to specify them.

| Value | L1 data cache    | L1 instruction cache | L2 Behavior |
|-------|------------------|----------------------|-------------|
| 0     | Reserved         | Reserved             | Reserved    |
| 1     | Cacheable        | WT Cached            | Uncached    |
| 2     | Device-type, SFC | Uncached             | Uncached    |
| 3     | Uncached SFC     | Uncached             | Uncached    |
| 4     | Device-type      | Uncached             | Uncached    |
| 5     | Cacheable, WT    | Uncached             | Uncached    |
| 6     | Uncached         | Uncached             | Uncached    |
| 7     | Cacheable, WB    | Cached               | Cached, WB  |
| 8-15  | Reserved         | Reserved             | Reserved    |

#### Table 3-2 Cacheability values (V67 Small Core)

## 3.2 Functions and macros

## 3.2.1 add\_translation()

Remaps a Hexagon processor memory page.

#### Prototype

#### Parameters

| va           | Pointer to the virtual memory address.                  |  |
|--------------|---------------------------------------------------------|--|
| ра           | Pointer to the corresponding physical memory address.   |  |
| cacheability | Cache properties (Table 3-1).                           |  |
|              | By default, the cacheability setting of each page is 0. |  |

#### **Detailed description**

The  $add\_translation()$  function is not designed to be thread safe. It can be called only from thread 0 and before any other threads are created.

The library defines memory as consisting of 4096 1 MB pages. By default, each page is assigned a one-to-one mapping between virtual and physical memory. However, standalone applications can remap individual pages to different areas in physical memory.

The application code remaps a page by calling add\_translation(). For example:

```
add_translation(0x100000, 0xD8000000, 2);
add translation(0x200000, 0xD8100000, 4);
```

For more information on memory management and caches, see the appropriate *Qualcomm Hexagon Programmer's Reference Manual*.

## 3.2.2 add\_translation\_fixed()

Remaps a Hexagon processor memory page using a fixed TLB entry.

#### Prototype

#### Parameters

| index        | Index of a fixed TLB entry (1 through 5).                                                                                                                          |  |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| va           | Pointer to the virtual memory address.                                                                                                                             |  |
|              | If this parameter is NULL, the entry specified by the index parameter is invalid.                                                                                  |  |
| ра           | Pointer to the corresponding physical memory address.                                                                                                              |  |
| cacheability | Cache properties (Table 3-1).                                                                                                                                      |  |
| permissions  | Memory access rights:                                                                                                                                              |  |
|              | ■ 1 – Read                                                                                                                                                         |  |
|              | ■ 2 – Write                                                                                                                                                        |  |
|              | ■ 4 – Execute                                                                                                                                                      |  |
|              | Multiple memory access rights can be specified by adding the individual permission values. For example, read/write permission is specified with the value 3 (1+2). |  |

#### **Detailed description**

The add\_translation\_fixed() function is not designed to be thread safe. It can be called only from thread 0 and before any other threads are created.

The default TLB miss handler maintains a table of TLB entries for the address translations performed by a standalone application (Section 3.2.1). The handler uses a round-robin replacement strategy for all TLB entries except the first six:

- **TLB** index zero (0) is reserved and always provides translation for the TLB table.
- □ TLB entries 1 through 5 are excluded from the TLB-entry replacement strategy (that is, they are fixed) to support programs that require specific address translations.

The application code remaps a page using one of the fixed TLB entries by calling add\_translation\_fixed(). For example:

```
add_translation_fixed(1, 0x100000, 0xD8000000, 2, 4);
add translation fixed(4, 0x200000, 0xD8100000, 4, 7);
```

NOTE: This function uses the same default page size as described in *Detailed description* for add translation() (Section 3.2.1).

## 3.2.3 add\_translation\_extended()

Remaps a Hexagon processor memory page using direct access to a TLB entry.

This function is valid only for Hexagon processor version V5 or greater.

#### Prototype

#### Parameters

| index     | Index of a fixed TLB entry (1 through 5).                                                       |  |
|-----------|-------------------------------------------------------------------------------------------------|--|
| va        | Pointer to the virtual memory address.                                                          |  |
| ра        | Corresponding physical memory address.                                                          |  |
| page_size | Page size (in bytes).                                                                           |  |
|           | ■ 0x1 – 4 KB                                                                                    |  |
|           | ■ 0x2 – 16 KB                                                                                   |  |
|           | ■ 0x4 – 64 KB                                                                                   |  |
|           | ■ 0x8 – 256 KB                                                                                  |  |
|           | ■ 0x10 – 1 MB                                                                                   |  |
|           | ■ 0x20 – 4 MB                                                                                   |  |
|           | ■ 0x40 – 16 MB                                                                                  |  |
|           | ■ 0x80 – 64 MB                                                                                  |  |
|           | ■ 0x100 – 256 MB                                                                                |  |
|           | ■ 0x200 – 1 GB                                                                                  |  |
| xwru      | Integer value interpreted as a 4-bit value representing the X, W, R, and U bits in a TLB entry. |  |
| сссс      | Cache properties (Table 3-1).                                                                   |  |
| asid      | Integer value interpreted as a 7-bit value representing the ASID bit field in a TLB entry.      |  |
| aa        | Integer value interpreted as a 2-bit value representing the A1 and A0 bits in a TLB entry.      |  |
| vg        | Integer value interpreted as a 2-bit value representing the V and G bits in a TLB entry.        |  |

#### Detailed description

The add\_translation\_extended() function is similar to add\_translation\_fixed() (Section 3.2.2), but it allows you to directly set the individual fields in a TLB entry. This function can also be used to specify page mappings with physical addresses that exceed 32 bits.

NOTE: This function uses the same default page size as described in *Detailed description* for add\_translation() (Section 3.2.1).

This add\_translation\_extended() function is not designed to be thread safe. It can be called only from thread 0 and before any other threads are created.

All TLB fields must be set to valid values.

NOTE: Allocating a page\_size of 4 KB, 16 KB, 64 KB, or 256 KB (any size less than 1 MB) will leave the remainder of the address space around the allocated page\_size address area, within the 1 MB block in which it sits, unusable unless you manually create a TLB table entry. Any memory access of the unusable memory space will result in a TLB miss-RW exception.

#### Returns

- $\Box$  0 If the specified page is successfully remapped.
- □ Non-0 Otherwise.

## 3.2.4 thread\_create()

Creates and starts a new thread.

#### Prototype

#### Parameters

| рс       | Pointer to the function executed by the thread.                                                                                                            |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| sp       | Pointer to the memory area used as a thread stack.                                                                                                         |
|          | This parameter must be 8-byte aligned. Also, it must be set to the highest stack address in the thread stack memory area because the stack grows downward. |
|          | For more information on stacks, see the appropriate <i>Qualcomm Hexagon Programmer's Reference Manual</i> .                                                |
| threadno | Hardware thread number assigned to the thread (0 through 5).                                                                                               |
| param    | Pointer to the data structure accessed by the thread.                                                                                                      |

## 3.2.5 thread\_create\_extended()

Creates and starts a new thread using stack protection attributes.

NOTE: This function is intended for use only with processor version V61 or greater. If used with earlier processor versions, the framekey and stacksize attributes are ignored, and the function is then equivalent to thread\_create().

#### Prototype

#### **Parameters**

| pc        | Pointer to the function executed by thread.                                                                                                                |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| sp        | Pointer to the memory area used as thread stack.                                                                                                           |
|           | This parameter must be 8-byte aligned. Also, it must be set to the highest stack address in the thread stack memory area because the stack grows downward. |
| threadno  | Hardware thread number assigned to thread (0 through 5).                                                                                                   |
| framekey  | 32-bit value used to scramble return addresses stored on stack.                                                                                            |
| stacksize | Size (in bytes) of memory area used as thread stack.                                                                                                       |
|           | This parameter must be greater than 0; it is used to set the FRAMELIMIT control register.                                                                  |
|           | For more information on stacks, see the appropriate <i>Qualcomm Hexagon Programmer's Reference Manual</i> .                                                |
| param     | Pointer to the data structure accessed by thread.                                                                                                          |

#### **Detailed description**

This function is similar to thread\_create() (Section 3.2.4), but it allows you to specify the framekey and stacksize stack protection attributes.

## 3.2.6 thread\_stop()

Stops execution of the currently executing thread.

#### Prototype

```
void thread_stop(void);
```

## 3.2.7 thread\_join()

Suspends the currently executing thread until the specified threads stop.

#### Prototype

void thread\_join(int mask);

#### **Parameters**

| mask | Bit mask that specifies one or more hardware threads.                  |
|------|------------------------------------------------------------------------|
|      | Bits 0 through 5 in the value indicate whether the corresponding       |
|      | hardware thread numbers are specified (for example, bit 0 = thread 0). |

## 3.2.8 thread\_get\_tnum()

Returns the hardware thread number (0 through 5) assigned to the currently executing thread.

This function is implemented as a macro.

#### Prototype

```
int thread_get_tnum(void);
```

## 3.2.9 lockMutex()

Locks a specified mutex.

#### Prototype

void lockMutex(int \*mutex);

#### **Parameters**

| mutex | Pointer to the address of the variable used as a mutex. |
|-------|---------------------------------------------------------|

#### **Detailed description**

The variable referenced by mutex must be a global variable that is initialized to 0 before use as a mutex.

If the mutex variable is declared in internal memory, the variable's memory attributes must be specified as cached and write-back; otherwise, the mutex behavior is undefined.

If the mutex variable is declared in external memory, the variable's memory attributes must be specified as uncached; otherwise, the mutex behavior is undefined.

External-memory mutexes have additional system requirements. For more information, see the appropriate *Qualcomm Hexagon Programmer's Reference Manual*.

## 3.2.10 unlockMutex()

Unlocks a specified mutex. (For more information, see Section 3.2.10.)

#### Prototype

```
void unlockMutex(int *mutex);
```

#### Parameters

| mutex | Pointer to the address of the variable used as a mutex. |
|-------|---------------------------------------------------------|
|       |                                                         |

## 3.2.11 trylockMutex()

Attempts to lock a specified mutex.

#### Prototype

int trylockMutex(int \*mutex);

#### **Parameters**

| mutex | Pointer to the address of the variable used as a mutex. |
|-------|---------------------------------------------------------|
|       |                                                         |

#### **Detailed description**

If the specified mutex is not being used, this function performs a normal lock operation and returns the result value 1. Otherwise, it does not attempt to lock the mutex and returns the result value 0.

For more information, see Section 3.2.10.

### 3.2.12 register\_interrupt()

Assigns a callback function to an interrupt.

#### Prototype

```
void register interrupt(int intno, void (*IRQ handler)(int intno));
```

#### Parameters

| intno       | Interrupt number (0 through 31).            |
|-------------|---------------------------------------------|
| IRQ_handler | Pointer to the interrupt callback function. |

#### **Detailed description**

Interrupt callbacks are functions that are called by an interrupt. A callback function is defined in the application. It must be defined to accept the interrupt identifier as a function argument. The argument enables a single callback function to be written so it can handle multiple interrupts.

The Hexagon processor uses an L2 vectored interrupt controller (L2VIC) to manage interrupts. When the handler function is called, the intno parameter is always set to 31, with the actual interrupt number (0 through 1023) being stored in the Hexagon system-level register VID.

To access the actual interrupt number, the handler can define a simple register-access function. For example:

```
static inline uint32 get int number(void)
{
    uint32 reg;
    asm volatile ("%0=vid;"
                  :"=r"(reg));
    return reg;
}
void IRQ handler(int intno)
{
    uint32 INT number;
    INT number = get int number();
    switch (INT number)
    {
         case 0:
                 // Code to process interrupt number 0
                break;
         case 1:
                 // Code to process interrupt number 1
                break;
         case default:
                // Code to process interrupts 2 to 1023
                break;
    }
}
```

If no callback function is assigned to an interrupt, the interrupt triggers an empty callback function. For more information, see the appropriate *Qualcomm Hexagon Programmer's Reference Manual*.

## 3.2.13 SIM\_ACQUIRE\_HVX

Acquires an HVX engine before using it. Use of this macro is system-dependent.

#### Prototype

SIM\_ACQUIRE\_HVX;

#### **Detailed description**

When the number of hardware threads is greater than the number of HVX units, a thread using HVX instructions must first explicitly acquire one of the HVX engines.

A thread acquires an HVX engine by calling the macro, SIM\_ACQUIRE\_HVX. When a thread is finished using the HVX engine, it must call SIM\_RELEASE\_HVX to release the engine.

## 3.2.14 SIM\_RELEASE\_HVX

Releases an HVX resource. Use of this macro is system-dependent.

#### Prototype

SIM\_RELEASE\_HVX;

## 3.2.15 acquire\_vector\_unit()

Grabs a vector unit.

#### Prototype

```
int acquire vector unit(hexagon vector wait t wait);
```

#### Parameters

| wait | The input can be one of the following:                                          |
|------|---------------------------------------------------------------------------------|
|      | ■ HEXAGON_VECTOR_WAIT – Wait until a resource is free.                          |
|      | The SIM_ACQUIRE_HVX macro calls acquire_vector_unit() with HEXAGON_VECTOR_WAIT. |
|      | HEXAGON_VECTOR_NO_WAIT – Return with or without the resource acquired.          |
|      | ■ HEXAGON_VECTOR_CHECK – Check to see if a resource is free.                    |

#### Returns

- $\Box$  1 If a vector unit as been acquired.
- $\Box$  0 If a vector unit has not been acquired.
- Number of vector units that are free. This value is returned when HEXAGON\_VECTOR\_CHECK is passed. HEXAGON\_VECTOR\_CHECK does not lock the unit.

### 3.2.16 release\_vector\_unit()

Unlocks a vector unit.

#### Prototype

```
void release_vector_unit();
```

#### **Detailed description**

Unlocking the vector resource allows other threads to use it. This thread's SSR:XA and SSR:XE bits are reset.

Subsequent HVX instructions will fault with an illegal execution of coprocessor instruction, SSR:CAUSE of 0x16.

The SIM\_RELEASE\_HVX macro calls release\_vector\_unit().

## 3.2.17 set\_double\_vector\_mode()

Puts a vector unit into Double Vector mode.

#### Prototype

void set\_double\_vector\_mode();

#### **Detailed description**

Code used in this mode must be built with the <code>-mhvx=double</code> option.

The SIM\_SET\_HVX\_DOUBLE\_MODE macro calls set\_double\_vector\_mode().

## 3.2.18 clear\_double\_vector\_mode()

Clears the 128-byte vector mode bit in the SYSCFG register.

#### Prototype

void clear\_double\_vector\_mode();

#### **Detailed description**

Code used in this mode must be built with the <code>-mhvx=single</code> option.

The SIM\_CLEAR\_HVX\_DOUBLE\_MODE macro calls clear\_double\_vector\_mode().

## 3.2.19 power\_vector\_unit()

Provides subsystem addresses for clock, reset, and power delay; and enables or disables the unit.

#### Prototype

#### **Parameters**

| clockbase | Pointer to the clock subsystem address.                  |
|-----------|----------------------------------------------------------|
| resetbase | Pointer to the reset subsystem address.                  |
| powerbase | Pointer to the power delay subsystem address.            |
| state     | Specify whether the unit is disabled (0) or enabled (1). |

#### **Detailed description**

This function is used for very low-level verification and configuration on hardware.

This function will not do anything if it is called while running on a simulator (it is a nooperation function). The function will perform its stated operations only when running on real hardware.

## 4 Example

This example demonstrates how to use standalone applications and the runtime support library (Chapter 3).

NOTE: The example program files are stored in the Hexagon tools installation folder in the directory, Examples/StandAlone\_Applications.

Mandelbrot is the example program provided with the Hexagon tools releases. It computes a fractal image and displays it using character graphics. The program is contained in the single file, mandelbrot.c, which includes the header file, hexagon\_standalone.h that is used to access the runtime support library.

To build the program, follow the instructions in the associated README file.

When executed, the program performs the following steps:

 It spawns multiple worker threads using the runtime support library function, thread\_create().

The number of threads created depends on the Hexagon processor version being used.

- 2. Each worker thread independently computes one part of the fractal image.
- 3. After the computations are completed, one of the worker threads locks a mutex (using the library function, lockMutex()), and writes the computed fractal image into the image buffer.
- 4. The program's master thread (thread 0) then displays the computed fractal image on the console and unlocks the mutex.
- 5. When the program finishes executing, the Hexagon simulator creates a file named pmu\_statsfile.txt, which contains the simulation statistics information.
- NOTE: Because the program executes on the simulator, it takes some time before the computations are completed and the fractal image is displayed.